1. srli a3,a3,0x1

**Binary Representation:** 

🛮 rs1 (a3/x13): 01101

⋈ rd (a3/x13): 01101

Combining these:

0000000 00001 01101 101 01101 0010011

2. addi a5,a5,-8

Full Binary Representation:

Immediate (12-bit): 1111 1111 1000

🛮 rs1 (a5/x15): 01111

⋈ rd (a5/x15): 01111

∅ opcode: 0010011

The binary representation becomes:

1111 1111 1000 01111 000 01111

3. srl a5,a0,a5

**Binary Representation:** 

⋈ rd (a5/x15): 01111

∅ opcode: 0110011

Combining these:

0000000 01111 01010 101 01111 0110011

## 4. jr t0

The jr instruction in RISC-V is a pseudoinstruction for "jump register," which is used to jump to an address contained in a register.

The RISC-V equivalent of jr t0 is typically implemented using the jalr (jump and link register) instruction with the destination register set to x0 (the zero register) to discard the return address.

**Binary Representation:** 

- ∅ opcode: 1100111
- Combining these:
- 00000000000 00101 000 00000 1100111

5. bltu s1, t4, 17f68

Instruction Type: B-Type

Opcode: 1100011

Immediate: Offset to 17f68

rs2: t4

rs1: s1

funct3: 110

6. slli t0,t0,0x1f

**Binary Representation:** 

Immediate (shamt): 11111

Combining these:

000000 11111 00101 001 00101 0010011

## 7. neg a0,a1

The neg instruction in RISC-V is a pseudo-instruction that performs a negation operation (i.e., it computes the two's complement of a register value). The instruction neg a0, a1 negates the value in register a1 and stores the result in register a0.

- Binary Representation:
- 🛮 rs2 (a1/x11): 01011

- ⋈ rd (a0/x10): 01010
- ∅ opcode: 0110011

Combining these:

0100000 01011 00000 000 01010 0110011

8. mv a0,a1

The mv pseudo-instruction is translated to an addi (add immediate)

instruction with an immediate value of 0:

**Binary Representation:** 

Immediate (12-bit): 000000000000

⋈ rd (a0/x10): 01010

Combining these:

00000000000 01011 000 01010 0010011

9. or a0,a0,a3

**Binary Representation:** 

8 rs2 (a3/x13): 01101

⋈ rd (a0/x10): 01010

## Combining these: 0000000 01101 01010 110 01010 0110011

10. li a5,56

The li (load immediate) pseudo-instruction in RISC-V is used to load an immediate value into a register.

For the instruction li a5, 56, the immediate value 56 is loaded into the register a5.

Binary Representation:

⋈ rd (a5/x15): 01111

Immediate (56): 000000000111000

Combining these:

The binary representation becomes: 000000001110 00000 000 01111 0010011

11. sub a4,a4,a5
Binary Representation:

- 🛮 rs2 (a5/x15): 01111

- ∅ opcode: 0110011
- Combining these:
- 0100000 01111 01110 000 01110 0110011

- 12. subw a0,a4,a0
- **Binary Representation:**

- 🛮 rs1 (a4/x14): 01110
- ⋈ rd (a0/x10): 01010
- Combining these:
- 0100000 01010 01110 000 01010 0111011
- 13. andi a4,a4,255
- **Binary Representation:**

Combining these:

The binary representation becomes:

000000001111 01110 111 01110 0010011

14. lw a3, 0(s0)

Instruction Type: I-Type

Opcode: 0000011

Immediate: 0

rs1: s0

funct3: 010

rd: a3

15. benz a3,21240<\_\_udividi3+0x2c>